Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Datasheet
SMSC LAN9311/LAN9311i
311
Revision 1.4 (08-19-08)
DATASHEET
0455h
MAC_TX_65_TO_127_CNT_MII
Port 0 MAC Transmit 65 to 127 Byte Count Register,
0456h
MAC_TX_128_TO_255_CNT_MII
Port 0 MAC Transmit 128 to 255 Byte Count Register,
0457h
MAC_TX_256_TO_511_CNT_MII
Port 0 MAC Transmit 256 to 511 Byte Count Register,
0458h
MAC_TX_512_TO_1023_CNT_MII
Port 0 MAC Transmit 512 to 1023 Byte Count Register,
0459h
MAC_TX_1024_TO_MAX_CNT_MII
Port 0 MAC Transmit 1024 to Max Byte Count Register,
045Ah
MAC_TX_UNDSZE_CNT_MII
Port 0 MAC Transmit Undersize Count Register,
045Bh
RESERVED
Reserved for Future Use
045Ch
MAC_TX_PKTLEN_CNT_MII
Port 0 MAC Transmit Packet Length Count Register,
045Dh
MAC_TX_BRDCST_CNT_MII
Port 0 MAC Transmit Broadcast Count Register,
045Eh
MAC_TX_MULCST_CNT_MII
Port 0 MAC Transmit Multicast Count Register,
045Fh
MAC_TX_LATECOL_MII
Port 0 MAC Transmit Late Collision Count Register,
0460h
MAC_TX_EXCOL_CNT_MII
Port 0 MAC Transmit Excessive Collision Count Register,
0461h
MAC_TX_SNGLECOL_CNT_MII
Port 0 MAC Transmit Single Collision Count Register,
0462h
MAC_TX_MULTICOL_CNT_MII
Port 0 MAC Transmit Multiple Collision Count Register,
0463h
MAC_TX_TOTALCOL_CNT_MII
Port 0 MAC Transmit Total Collision Count Register,
0464-047Fh
RESERVED
Reserved for Future Use
0480h
MAC_IMR_MII
Port 0 MAC Interrupt Mask Register,
0481h
MAC_IPR_MII
Port 0 MAC Interrupt Pending Register,
0482h-07FFh
RESERVED
Reserved for Future Use
Switch Port 1 CSRs
0800h
MAC_VER_ID_1
Port 1 MAC Version ID Register,
0801h
MAC_RX_CFG_1
Port 1 MAC Receive Configuration Register,
0802h-080Fh
RESERVED
Reserved for Future Use
0810h
MAC_RX_UNDSZE_CNT_1
Port 1 MAC Receive Undersize Count Register,
0811h
MAC_RX_64_CNT_1
Port 1 MAC Receive 64 Byte Count Register,
Table 14.12 Indirectly Accessible Switch Control and Status Registers (continued)
REGISTER #
SYMBOL
REGISTER NAME