Smart Machine Smart Decision
SIM5320JE-TE_Hardware Design_V1.01
2012-07-10
46
Figure
36
: EXT CODEC to MODULE timing
Figure
37
: MODULE to EXT CODEC timing
Table 31: Timing parameters
Parameter
Description
Min
Typ
Max
Unit
T(sync)
PCM_SYNC cycle time
–
125
–
μ
s
T(synch)
PCM_SYNC high time
400
500
–
ns
T(syncl)
PCM_SYNC low time
–
124.5 –
μ
s
T(clk)
PCM_CLK cycle time
–
488
–
ns
T(clkh)
PCM_CLK high time
–
244
–
ns
T(clkl)
PCM_CLK low time
–
244
–
ns
T(susync)
PCM_SYNC setup time high before falling edge of
PCM_CLK
60
–
–
ns
T(hsync)
PCM_SYNC hold time after falling edge of
PCM_CLK
60
–
–
ns
T(sudin)
PCM_DIN setup time before falling edge of
PCM_CLK
50
–
–
ns
T(hdin)
PCM_DIN hold time after falling edge of
PCM_CLK
10
–
–
ns
T(pdout)
Delay from PCM_CLK rising to PCM_DOUT valid
–
–
350
ns
删除的内容
: 36
删除的内容
: 37