28.5.18 LESENSE_ALTEXCONF - Alternative Excite Pin Configuration (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x044
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0x0
0x0
0x0
0x0
0x0
0x0
0x0
0x0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:24
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
23
AEX7
0
RW
ALTEX7 Always Excite Enable
Set this bit to excite ALTEX7 regardless of what channel is active
22
AEX6
0
RW
ALTEX6 Always Excite Enable
Set this bit to excite ALTEX6 regardless of what channel is active
21
AEX5
0
RW
ALTEX5 Always Excite Enable
Set this bit to excite ALTEX5 regardless of what channel is active
20
AEX4
0
RW
ALTEX4 Always Excite Enable
Set this bit to excite ALTEX4 regardless of what channel is active
19
AEX3
0
RW
ALTEX3 Always Excite Enable
Set this bit to excite ALTEX3 regardless of what channel is active
18
AEX2
0
RW
ALTEX2 Always Excite Enable
Set this bit to excite ALTEX2 regardless of what channel is active
17
AEX1
0
RW
ALTEX1 Always Excite Enable
Set this bit to excite ALTEX1 regardless of what channel is active
16
AEX0
0
RW
ALTEX0 Always Excite Enable
Set this bit to excite ALTEX0 regardless of what channel is active
15:14
IDLECONF7
0x0
RW
ALTEX7 Idle Phase Configuration
This bitfield determines how the alternate excite pin is configured during the idle phase
Value
Mode
Description
0
DISABLE
ALTEX7 output is disabled in idle phase
1
HIGH
ALTEX7 output is high in idle phase
2
LOW
ALTEX7 output is low in idle phase
13:12
IDLECONF6
0x0
RW
ALTEX6 Idle Phase Configuration
This bitfield determines how the alternate excite pin is configured during the idle phase
Reference Manual
LESENSE - Low Energy Sensor Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 977