23.5.6 VDACn_IF - Interrupt Flag Register
Offset
Bit Position
0x014
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29
OPA1OUTVALID
0
R
OPA1 Output Valid Interrupt Flag
OPA1 output is settled externally at the load
28
OPA0OUTVALID
0
R
OPA0 Output Valid Interrupt Flag
OPA0 output is settled externally at the load
27:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21
OPA1PRSTIME-
DERR
0
R
OPA1 PRS Trigger Mode Error Interrupt Flag
Indicates that in TIMED PRS triggered mode, the negative edge of the PRS pulse came before the OPA output was valid.
20
OPA0PRSTIME-
DERR
0
R
OPA0 PRS Trigger Mode Error Interrupt Flag
Indicates that in TIMED PRS triggered mode, the negative edge of the PRS pulse came before the OPA output was valid.
19:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17
OPA1APORTCON-
FLICT
0
R
OPA1 Bus Conflict Output Interrupt Flag
1 if any of the APORTs being requested by the OPA1 are also being requested by another peripheral.
16
OPA0APORTCON-
FLICT
0
R
OPA0 Bus Conflict Output Interrupt Flag
1 if any of the APORTs being requested by the OPA0 are also being requested by another peripheral.
15
EM23ERR
0
R
EM2/3 Entry Error Flag
Set when going to EM2/3 while DACCLKMODE equals SYNC and a channel is enabled
14:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7
CH1BL
1
R
Channel 1 Buffer Level Interrupt Flag
Indicates space available in CH1DATA.
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 774