23.5.2 VDACn_STATUS - Status Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
1
1
0
0
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29
OPA1OUTVALID
0
R
OPA1 Output Valid Status
OPA1 output is settled externally at the load. In PRS triggered mode this status flag is not used (and remains 0).
28
OPA0OUTVALID
0
R
OPA0 Output Valid Status
OPA0 output is settled externally at the load. In PRS triggered mode this status flag is not used (and remains 0).
27:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25
OPA1WARM
0
R
OPA1 Warm Status
OPA1 is warm and output is enabled. In PRS triggered mode this status flag is not used (and remains 0).
24
OPA0WARM
0
R
OPA0 Warm Status
OPA0 is warm and output is enabled. In PRS triggered mode this status flag is not used (and remains 0).
23:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21
OPA1ENS
0
R
OPA1 Enabled Status
This bit is set when OPA1 is enabled
20
OPA0ENS
0
R
OPA0 Enabled Status
This bit is set when OPA0 is enabled
19:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17
OPA1APORTCON-
FLICT
0
R
OPA1 Bus Conflict Output
1 if any of the APORTs being requested by the OPA1 are also being requested by another peripheral.
16
OPA0APORTCON-
FLICT
0
R
OPA0 Bus Conflict Output
1 if any of the APORTs being requested by the OPA0 are also being requested by another peripheral.
15:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 767