18.5.28 USARTn_TIMECMP2 - Used to Generate Interrupts and Various Delays
Offset
Bit Position
0x070
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0x0
0x0
0x00
Access
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
24
RESTARTEN
0
RW
Restart Timer on TCMP2
Each TCMP2 event will reset and restart the timer
Value
Description
0
Disable the timer restarting on TCMP2
1
Enable the timer restarting on TCMP2
23
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
22:20
TSTOP
0x0
RW
Source Used to Disable Comparator 2
Select the source which disables comparator 2
Value
Mode
Description
0
TCMP2
Comparator 2 is disabled when the counter equals TCMPVAL and trig-
gers a TCMP2 event
1
TXST
Comparator 2 is disabled at TX start TX Engine
2
RXACT
Comparator 2 is disabled on RX going going Active (default: low)
3
RXACTN
Comparator 2 is disabled on RX going Inactive
19
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
18:16
TSTART
0x0
RW
Timer Start Source
Source used to start comparator 2 and timer
Value
Mode
Description
0
DISABLE
Comparator 2 is disabled
1
TXEOF
Comparator 2 and timer are started at TX end of frame
2
TXC
Comparator 2 and timer are started at TX Complete
3
RXACT
Comparator 2 and timer are started at RX going going Active (default:
low)
4
RXEOF
Comparator 2 and timer are started at RX end of frame
Reference Manual
USART - Universal Synchronous Asynchronous Receiver/Transmitter
silabs.com
| Building a more connected world.
Rev. 1.1 | 603