Bit
Name
Reset
Access Description
0
EN
0
RW
Watchdog Timer Enable
Set to enabled watchdog timer.
14.5.2 WDOG_CMD - Command Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
Access
W1
Name
Bit
Name
Reset
Access Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
CLEAR
0
W1
Watchdog Timer Clear
Clear watchdog timer. The bit must be written 4 watchdog cycles before the timeout.
Value
Mode
Description
0
UNCHANGED
Watchdog timer is unchanged.
1
CLEARED
Watchdog timer is cleared to 0.
Reference Manual
WDOG - Watchdog Timer
silabs.com
| Building a more connected world.
Rev. 1.1 | 413