10.5.12 EMU_IEN - Interrupt Enable Register
Offset
Bit Position
0x030
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
TEMPHIGH
0
RW
TEMPHIGH Interrupt Enable
Enable/disable the TEMPHIGH interrupt
30
TEMPLOW
0
RW
TEMPLOW Interrupt Enable
Enable/disable the TEMPLOW interrupt
29
TEMP
0
RW
TEMP Interrupt Enable
Enable/disable the TEMP interrupt
28:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25
VSCALEDONE
0
RW
VSCALEDONE Interrupt Enable
Enable/disable the VSCALEDONE interrupt
24
EM23WAKEUP
0
RW
EM23WAKEUP Interrupt Enable
Enable/disable the EM23WAKEUP interrupt
23:21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20
DCDCINBYPASS
0
RW
DCDCINBYPASS Interrupt Enable
Enable/disable the DCDCINBYPASS interrupt
19
DCDCLNRUNNING
0
RW
DCDCLNRUNNING Interrupt Enable
Enable/disable the DCDCLNRUNNING interrupt
18
DCDCLPRUNNING
0
RW
DCDCLPRUNNING Interrupt Enable
Enable/disable the DCDCLPRUNNING interrupt
17
NFETOVERCUR-
RENTLIMIT
0
RW
NFETOVERCURRENTLIMIT Interrupt Enable
Enable/disable the NFETOVERCURRENTLIMIT interrupt
16
PFETOVERCUR-
RENTLIMIT
0
RW
PFETOVERCURRENTLIMIT Interrupt Enable
Enable/disable the PFETOVERCURRENTLIMIT interrupt
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 252