10.5 Register Description
10.5.1 EMU_CTRL - Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0x0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17:16
EM4HVSCALE
0x0
RW
EM4H Voltage Scale
Set EM4H voltage. Entry to EM4H will trigger voltage scaling to this voltage if voltage scale level in EM4HVSCALE is less
than that of VSCALE
Value
Mode
Description
0
VSCALE2
Voltage Scale Level 2
2
VSCALE0
Voltage Scale Level 0
3
RESV
RESV
15:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
9:8
EM23VSCALE
0x0
RW
EM23 Voltage Scale
Set EM23 voltage. Entry to EM2/3 will trigger voltage scaling to this voltage if voltage scale level in EM23VSCALE is lesser
than that of VSCALE
Value
Mode
Description
0
VSCALE2
Voltage Scale Level 2
2
VSCALE0
Voltage Scale Level 0
3
RESV
RESV
7:5
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
4
EM23VSCALEAU-
TOWSEN
0
RW
Automatically Configures Flash, Ram and Frequency to Wakeup
From EM2 or EM3 at Low Voltage
With voltage scaling on EM2/3 entry, wakeup to EM0/1 will be at the same voltage as EM2. When this bit is set the RAM,
Flash wait states, and CMU clock frequency are automatically configured to safe value without needing software to config-
ure it prior to EM2/3 entry.
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 238