9.5.2 RMU_RSTCAUSE - Reset Cause Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16
EM4RST
0
R
EM4 Reset
Set if the system has been in EM4. Must be cleared by software. See
Table 9.2 RMU Reset Cause Register Interpretation
for details on how to interpret this bit.
15:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11
WDOGRST
0
R
Watchdog Reset
Set if a watchdog reset has been performed. Must be cleared by software. See
Table 9.2 RMU Reset Cause Register Inter-
for details on how to interpret this bit.
10
SYSREQRST
0
R
System Request Reset
Set if a system request reset has been performed. Must be cleared by software. See
Table 9.2 RMU Reset Cause Register
for details on how to interpret this bit.
9
LOCKUPRST
0
R
LOCKUP Reset
Set if a LOCKUP reset has been requested. Must be cleared by software. See
Table 9.2 RMU Reset Cause Register Inter-
for details on how to interpret this bit.
8
EXTRST
0
R
External Pin Reset
Set if an external pin reset has been performed. Must be cleared by software. See
Table 9.2 RMU Reset Cause Register
for details on how to interpret this bit.
7:5
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
4
DECBOD
0
R
Brown Out Detector Decouple Domain Reset
Set if a regulated domain brown out detector reset has been performed. Must be cleared by software. See
Reset Cause Register Interpretation on page 202
for details on how to interpret this bit.
3
DVDDBOD
0
R
Brown Out Detector DVDD Reset
Set if a unregulated domain brown out detector reset has been performed. Must be cleared by software. See
9.2 RMU Reset Cause Register Interpretation on page 202
for details on how to interpret this bit.
2
AVDDBOD
0
R
Brown Out Detector AVDD Reset
Set if a unregulated domain brown out detector reset has been performed. Must be cleared by software. See
9.2 RMU Reset Cause Register Interpretation on page 202
for details on how to interpret this bit.
1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
RMU - Reset Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 209