9.5 Register Description
9.5.1 RMU_CTRL - Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0x4
0x2
0x0
0x4
Access
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25:24
RESETSTATE
0x0
RW
System Software Reset State
Bit-field for software use only. This field has no effect on the RMU and is reset by power-on reset and hard pin reset only.
23:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14:12
PINRMODE
0x4
RW
PIN Reset Mode
Controls the reset level for Pin reset request. These settings only apply when PINRESETSOFT in CLW0 in the Lock bit
page is set.
Value
Mode
Description
0
DISABLED
Reset request is blocked.
1
LIMITED
The CRYOTIMER, DEBUGGER, RTCC, are not reset.
2
EXTENDED
The CRYOTIMER, DEBUGGER are not reset. RTCC is reset.
4
FULL
The entire device is reset except some EMU and RMU registers.
11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
10:8
SYSRMODE
0x2
RW
Core Sysreset Reset Mode
Controls the reset level for Core SYSREST reset request.
Value
Mode
Description
0
DISABLED
Reset request is blocked.
1
LIMITED
The CRYOTIMER, DEBUGGER, RTCC, are not reset.
2
EXTENDED
The CRYOTIMER, DEBUGGER are not reset. RTCC is reset.
4
FULL
The entire device is reset except some EMU and RMU registers.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
RMU - Reset Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 207