HT-CN150DVW
87
IC203, 4 Banks x IM x 16 Bit Synchronous DRAM (HY57V641620G)
Functional Block Diagram:
X
decoders
State
Machine
A0
A1
A11
BA0
BA1
Address
buffers
Address
Registers
Mode Registers
Row
Pre
Decoders
Column
Pre
Decoders
Column Add
Counter
Row active
Column
Active
Burst
Counter
Data Out Control
CAS Latency
Internal Row
counter
DQ0
DQ1
DQ14
DQ15
refresh
Self refresh logic
& timer
Pipe Line Control
I/O
Buffer
&
Logic
Bank Select
Sense
AMP
&
I/O
Gate
CLK
CKE
CS
RAS
CAS
WE
UDQM
LDQM
1Mx16 Bank 3
X
decoders
X
decoders
Memory
Cell
Array
Y decoders
X
decoders
1Mx16 Bank 0
1Mx16 Bank 1
1Mx16 Bank 2