20
AK - 44
CHASSIS
Furthermore, pilot levels and identification signals can be evaluated internally with subsequent switching between
mono/ stereo/bilingual; no I2C interaction is necessary (Automatic Sound Selection). The MSP 34x0G can handle very
high FM deviations even in conjunction with NICAM processing. This is especially important for the introduction of
NICAM in China. The ICs are produced in submicron CMOS technology.
So
ur
c
e
Se
le
ct
Loud-
SCART1
SCART2
SCART1
SCART2
SCART4
SCART3
MONO
De-
modulator
Headphone
Headphone
I
2
S
Sound
Processing
speaker
Sound
Processing
DAC
DAC
ADC
Loud-
DAC
DAC
ADC
Subwoofer
SCART
DSP
Input
Select
Pre-
processing
SCART
Output
Select
Prescale
Prescale
I
2
S1
I
2
S2
Sound IF1
Sound IF2
speaker
Figure 3. Simplified functional block diagram of the MSP 34x0G.
24C08
General description
The 24C08 is a 8 Kbit electrically erasable programmable memory (EEPROM), organized as 4 blocks of 256 * 08 bits.
The memory operates with a power supply value as low as 2.5 V.
Features
Minimum 1 million ERASE / WRITE cycles with over 10 years data retention
Single supply voltage: 4.5 to 5.5 V
Two wire serial interface, fully I²C-bus compatible
Byte and Multi-byte write (up to 8 bytes)
Page write (up to 16 bytes)
Byte, random and sequential read modes
Self timed programming cycle
Pinning, Pin Value
1. Write protect enable: 0 V
2. Not connected: 0 V
3. Chip enable input: 0 V
4. Ground: 0 V
5. Serial data address input/output: Input LOW voltage: Min: -0.3 V, Max: 0.3 * Vcc: Input HIGH voltage: Min:
0.7* Vcc, Max: Vcc+1
6. Serial clock: Input LOW voltage: Min: -0.3 V, Max: 0.3 * Vcc: Input HIGH voltage: Min: 0.7 * Vcc, Max: Vcc+1
7. Multibyte/Page write mode: Input LOW voltage: Min: -0.3 V, Max: 0.5 V: Input HIGH voltage: Min: Vcc - 0.5,
Max: Vcc + 1
8. Supply voltage: Min: 2.5 V, Max: 5.5 V
Содержание 21LF-90N
Страница 6: ...6 21LF 90N CHASSIS LAYOUT Mother Unit CRT Unit Headphone Unit ...
Страница 44: ...32 AK 44 CHASSIS 18 2 Schematic Diagram of Video Circuit 1 I H G F E D C B A 2 3 4 5 6 7 Page 33 ...
Страница 45: ...33 AK 44 CHASSIS 8 9 10 11 12 13 14 I H G F E D C B A Page 32 18 2 Schematic Diagram of Video Circuit ...
Страница 46: ...34 AK 44 CHASSIS 1 I H G F E D C B A 2 3 4 5 6 7 Page 35 18 3 Schematic Diagram of SMPS Circuit ...
Страница 47: ...35 AK 44 CHASSIS 8 9 10 11 12 13 14 I H G F E D C B A Page 34 18 3 Schematic Diagram of SMPS Circuit ...
Страница 48: ...36 AK 44 CHASSIS 1 I H G F E D C B A 2 3 4 5 6 7 18 4 Schematic Diagram of Audio Circuit ...
Страница 49: ...37 AK 44 CHASSIS 8 9 10 11 12 13 14 I H G F E D C B A 18 5 Schematic Diagram of Deflection Circuit ...
Страница 50: ...38 AK 44 CHASSIS 1 I H G F E D C B A 2 3 4 5 6 7 Page 39 18 6 Schematic Diagram of Scart AV Front Circuits ...
Страница 52: ...40 AK 44 CHASSIS 1 I H G F E D C B A 2 3 4 5 6 7 18 7 Schematic Diagram of CRT Socket Circuit ...
Страница 55: ...43 AK 44 CHASSIS Notes ...