RTD Embedded Technologies, Inc.
|
www.rtd.com
44
DM35425HR User’s Manual
6.4.12
INT_ENA
(M
ASKABLE
R
EAD
/W
RITE
)
Each bit corresponds to an interrupt source. A value of ‘1’ enables the source, and a value of ‘0’ disables it. See below f
or a description of the
sources.
6.4.13
INT_STAT
(R
EAD
/C
LEAR
)
Each bit corresponds to an interrupt source. Reading a value of ‘1’ indicates that an event has occurred. Reading a value of ‘0’ indicates that
the event has not occurred. Writing a ‘1’ will clear that bit.
B[0]: Conversion
–
A value has been sent.
B[1]: Channel Marker
–
One of the channels has an enabled marker.
B[2]: Reserved
B[3]: Start Trigger
B[4]: Stop Trigger
B[5]: Post-Stop Conversions Completed
6.4.14
CLK_BUS
N
NOTE: If a CLK_BUS is unassigned in all function blocks, it defaults to
System Clock/Immediate.
Select the source to drive onto Clock Bus N. That clock bus can then be used by a different function block as a clock source or trigger.
A function block can drive multiple different Clock Buses. However, a Clock Bus N should not be driven by more than one function block at the
same time or the clock signal will be undefined.
B[7:0]:
0x00:
Disable Clock Source
0x80:
Conversion
–
A value has been sent.
0x81:
Channel Marker
–
One of the channels has an enabled marker.
0x82:
Reserved
0x83:
Start Trigger
0x84:
Stop Trigger
0x85:
Post-Stop Conversions Completed
6.4.15
CH_FRONT_END_CONFIG
(M
ASKABLE
R
EAD
/W
RITE
)
This provides configuration to the Front End for this DAC Channel, to allow adjustment of gains, ranges.
B[2]: DAC_ENABLE 0 =Output Disabled
1 = Output Enabled
B[1]: DABIP_UNI
0 = Unipolar operation
1 = Bipolar operation
B[0]: GAIN
0 = Gain of 1
1 = Gain of 2
Table 20: DAC Full-Scale Settings
GAIN Unipolar Mode Bipolar Mode
0
0-5V
±5V
1
0-10V
±10V
NOTE: The Front End may take up to 100us to settle after writing to this
register.