
R01UH0336EJ0102 Rev.1.02
Page 787 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(a)
TSG2nO7 Pin Output Control
The TSG2nO7 pin can output a pulse of A/D conversion trigger
(TSnIOC1.TSnTGS = 0) or diagnostic output (TSnIOC1.TSnTGS = 1). When
outputting a pulse of A/D conversion trigger, the TSG2nO7 pin is activated at
the rising edge of the TSnADTRG0 signal, and inactivated at the rising edge of
the TSnADTRG1 signal. When the TSnADTRG0 signal is detected while the
TSG2nO7 pin is active, the TSG2nO7 pin remains active. When the
TSnADTRG1 signal is detected while the TSG2nO7 pin is inactive, the
TSG2nO7 pin remains inactive. If TSnADTRG0 and TSnADTRG1 signal
triggers occur simultaneously, the TSG2nO7 pin is inactivated.
Figure 15-5
Example of A/D Trigger Output Timing of TSG2nO7 Pin
(TSnIOC1.TSnTGS = 0)
Note (1) When TSnDCMP0 < TSnDCMP1, TSnCTL5 = 0004
H
, and TSnCTL6 = 0010
H
(2) When TSnDCMP0 < TSnDCMP1, TSnCTL5 = 0004
H
, and TSnCTL6 = 0020
H
(3) When TSnDCMP0 < TSnDCMP1, TSnCTL5 = 0008
H
, and TSnCTL6 = 0010
H
For TSG2nO7, see Section 15.5.4 (1) (a), TSG2nO7 Pin Output Control.
TSnDCMP1
TSnDCMP0
(1)
16-bit counter
(2)
(3)
TSnADTRG0 signal
TSnADTRG1 signal
TSG2nO7 pin
TSnADTRG0 signal
TSnADTRG1 signal
TSG2nO7 pin
TSnADTRG0 signal
TSnADTRG1 signal
TSG2nO7 pin
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...