
R01UH0336EJ0102 Rev.1.02
Page 718 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
Section 15 TSG2 (TSG20)
15.1 Functions of TSG2n
Channels
This product provides 1 instance of TSG2n.
Meaning of n
Throughout this section, the TSG2 channels are identified by suffix n (n = 0).
For example, n is used as in TSG2n control register (TSnCTL0).
Register
addresses
TSG2n register addresses are given as address offsets from the individual
base address <TSG2n_base0> or <TSG2n_base1>. Table 15-2 shows the
base addresses of TSG2n.
Clock supply
TSG2n is connected to PCLK and is supplied with the PCLK clock signal input.
I/O signals
The I/O signals of the TSG2 are listed in Table 15-4.
Table 15-1
TSG2 Channels
TSG2
Number of instance
1
Name
TSG20
Table 15-2
TSG2 Register Base Addresses
TSG2n
<TSG2n_base0> Address
<TSG2n_base1> Address
TSG20
FF82 E000
H
FFFF CC00
H
Table 15-3
TSG2 Clock Supply
TSG2n
Supplied Clock
Connected to
TSG20
PCLK
Clock controller
Table 15-4
List of TSG2 I/O Signals
TSG2n Signal
Function
Connected to
TSG2nPTSI0 to
TSG2nPTSI2
External pattern input
Port
TSG2nO0 to TSG2nO7
Timer output
Port
TSnOPCI0, TSnOPCI1
Trigger input signal
Internal signal (input)
TSnADTRG0, TSnADTRG1
A/D trigger signal
Internal signal (output)
TSnPTE
Pattern input change detection signal
Internal signal (output)
TSnPEC
Two phase encoder count signal
Internal signal (output)
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...