
R01UH0822EJ0100 Rev.1.00
Page 611 of 1041
Jul 31, 2019
RX13T Group
23. Serial Communications Interface (SCIg, SCIh)
Table 23.18
BRR Settings for Various Bit Rates (Clock Synchronous Mode, Simple SPI Mode)
Blank cell: Cannot be set since the bit rate error exceeds 5%.
—:
Can be set, but a bit rate error of 1 to 5% will occur.
Note 1. Continuous transmission or reception is not possible. After transmitting/receiving one frame of data, there is an interval of a 1-bit
period before starting transmitting/receiving the next frame of data. The output of the synchronization clock is stopped for a 1-bit
period. For this reason, it takes 9 bits worth of time to transfer one frame (8 bits) of data, and the average transfer rate is 8/9
times the bit rate.
Bit Rate (bps)
Operating Frequency PCLK (MHz)
8
10
16
20
25
30
n
N
n
N
n
N
n
N
n
N
n
N
110
250
3
124
3
155
3
249
500
2
249
3
77
3
124
3
155
3
194
3
233
1 k
2
124
2
155
2
249
3
77
3
97
3
116
2.5 k
1
199
1
249
2
99
2
124
2
155
2
187
5 k
1
99
1
124
1
199
1
249
2
77
2
93
10 k
0
199
0
249
1
99
1
124
1
155
1
187
25 k
0
79
0
99
0
159
0
199
0
249
1
74
50 k
0
39
0
49
0
79
0
99
0
124
0
149
100 k
0
19
0
24
0
39
0
49
0
62
0
74
250 k
0
7
0
9
0
15
0
19
0
24
0
29
500 k
0
3
0
4
0
7
0
9
—
—
0
14
1 M
0
1
0
3
0
4
—
—
2 M
0
0
1
—
—
2.5 M
0
0
1
0
2
4 M
0
0*
5 M
0
0*
6.25 M
0
0*
7.5 M
0
0*
Table 23.19
Maximum Bit Rate with External Clock Input (Clock Synchronous Mode, Simple SPI Mode)
PCLK (MHz)
External Input Clock (MHz)
Maximum Bit Rate (Mbps)
8
1.3333
1.3333
10
1.6667
1.6667
12
2.0000
2.0000
14
2.3333
2.3333
16
2.6667
2.6667
18
3.0000
3.0000
20
3.3333
3.3333
25
4.1667
4.1667
30
5.0000
5.0000