R01UH0822EJ0100 Rev.1.00
Page 384 of 1041
Jul 31, 2019
RX13T Group
19. Multi-Function Timer Pulse Unit 3 (MTU3c)
19.2.40
Timer Interrupt Skipping Set Register 2 (TITCR2A)
TITCR2A specifies the interrupt skipping count for TRG4AN and TRG4BN. This setting is valid only while TITMRA is
set to 1.
Address(es): MTU.TITCR2A 0009 523Bh
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
TRG4COR[2:0]
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b2 to b0
TRG4AN/TRG4BN Interrupt
Skipping Count Setting
These bits specify the TRG4AN/TRG4BN interrupt skipping
count within the range from 0 to 7.
For details, refer to Table 19.44.
R/W
b7 to b3
—
Reserved
These bits are read as 0. The write value should be 0.
R/W
Table 19.44
Setting of Interrupt Skipping Count by TRG4COR[2:0] Bits
Bit 2
Bit 1
Bit 0
Description
TRG4COR[2] TRG4COR[1] TRG4COR[0]
0
0
0
Does not skip TRG4AN and TRG4BN interrupts.
0
0
1
Sets the TRG4AN and TRG4BN interrupt skipping count to 1.
0
1
0
Sets the TRG4AN and TRG4BN interrupt skipping count to 2.
0
1
1
Sets the TRG4AN and TRG4BN interrupt skipping count to 3.
1
0
0
Sets the TRG4AN and TRG4BN interrupt skipping count to 4.
1
0
1
Sets the TRG4AN and TRG4BN interrupt skipping count to 5.
1
1
0
Sets the TRG4AN and TRG4BN interrupt skipping count to 6.
1
1
1
Sets the TRG4AN and TRG4BN interrupt skipping count to 7.