R01UH0822EJ0100 Rev.1.00
Page 37 of 1041
Jul 31, 2019
RX13T Group
1. Overview
1.3
Block Diagram
shows a block diagram.
Figure 1.2
Block Diagram
8-bit D/A converter × 1 channel
MTU3c × 6 channels
CMT × 2 channels (unit 0)
POE3C
12-bit A/D converter × 8 channels
RIICa × 1 channel
SCIh × 1 channel
SCIg × 2 channels
CRC
IWDTa
Clock
generation
circuit
RX CPU
RAM
ROM
DOC
DTCb
ICUb
CAC
Comparator C × 3 channels
FPU
Ope
ran
d
b
u
s
In
st
ru
cti
o
n b
us
Inte
rnal
m
a
in
b
us 1
In
te
rna
l m
a
in
b
us
2
Port D
Port E
Port A
Port B
Port 9
Port 7
Port 1
Port 3
Port 4
Port 2
Programmable gain amplifier
× 3 channels
Sample and hold circuit
× 3 channels
E2 DataFlash
Int
er
nal
pe
rip
her
al bu
ses
1
to 6
ICUb:
Interrupt controller
DTCb:
Data transfer controller
IWDTa:
Independent watchdog timer
CRC:
CRC (cyclic redundancy check) calculator
SCIg, SCIh: Serial communications interface
RIICa:
I
2
C bus interface
MTU3c:
Multi-function timer pulse unit 3
POE3C:
Port output enable 3
DOC:
Data operation circuit
CAC:
Clock frequency accuracy measurement circuit
FPU:
Floating process unit