R01UH0822EJ0100 Rev.1.00
Page 362 of 1041
Jul 31, 2019
RX13T Group
19. Multi-Function Timer Pulse Unit 3 (MTU3c)
19.2.20
Timer Output Master Enable Register (TOERA)
Note 1. To output the inactive level from each pin when the MTU output is set to disabled, first set the data direction register (PDR) and
port output data register (PODR) of I/O ports to output the inactive level from general I/O ports, and then set the port mode
register (PMR) to use general I/O ports. For details, refer to section 17, I/O Ports.
TOERA enables or disables output settings for output pins MTIOC4D, MTIOC4C, MTIOC3D, MTIOC4B, MTIOC4A,
and MTIOC3B.
These pins do not output correctly if the bits in the TOERA register have not been set. In MTU3 and MTU4, set TOERA
prior to setting TIOR.
Set MTU.TOERA after setting the CST3 and CST4 bits in MTU.TSTRA to 0 (refer to
and
Address(es): MTU.TOERA 0009 520Ah
b7
b6
b5
b4
b3
b2
b1
b0
—
—
OE4D
OE4C
OE3D
OE4B
OE4A
OE3B
Value after reset:
1
1
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
Master Enable MTIOC3B
0: MTU output is disabled*
1: MTU output is enabled
R/W
b1
Master Enable MTIOC4A
0: MTU output is disabled*
1: MTU output is enabled
R/W
b2
Master Enable MTIOC4B
0: MTU output is disabled*
1: MTU output is enabled
R/W
b3
Master Enable MTIOC3D
0: MTU output is disabled*
1: MTU output is enabled
R/W
b4
Master Enable MTIOC4C
0: MTU output is disabled*
1: MTU output is enabled
R/W
b5
Master Enable MTIOC4D
0: MTU output is disabled*
1: MTU output is enabled
R/W
b7, b6
—
Reserved
These bits are read as 1. The write value should be 1.
R/W