R01UH0822EJ0100 Rev.1.00
Page 346 of 1041
Jul 31, 2019
RX13T Group
19. Multi-Function Timer Pulse Unit 3 (MTU3c)
x: Don't care
Note 1. When the MTU4.TMDR1.BFB bit is set to 1 and MTU4.TGRC register is used as a buffer register, this setting is invalid and input
capture/output compare is not generated.
Table 19.28
TIORL (MTU4)
Bit 3
Bit 2
Bit 1
Bit 0
Description
IOC[3]
IOC[2]
IOC[1]
IOC[0]
TGRC Register Function
MTIOC4C Pin Function
0
0
0
0
Output compare register*
Output prohibited
0
0
0
1
Initial output is low.
Low output at compare match.
0
0
1
0
Initial output is low.
High output at compare match.
0
0
1
1
Initial output is low.
Toggle output at compare match.
0
1
0
0
Output prohibited
0
1
0
1
Initial output is high.
Low output at compare match.
0
1
1
0
Initial output is high.
High output at compare match.
0
1
1
1
Initial output is high.
Toggle output at compare match.
1
x
0
0
Input capture register*
Input capture at rising edge.
1
x
0
1
Input capture at falling edge.
1
x
1
x
Input capture at both edges.