R01UH0822EJ0100 Rev.1.00
Page 319 of 1041
Jul 31, 2019
RX13T Group
18. Multi-Function Pin Controller (MPC)
18.2.10
PE2 Pin Function Control Register (PE2PFS)
Note:
The priority is given to NMI pin interrupt operation when the NMIER.NMIEN = 1
Address(es): PE2PFS 0008 C1B2h
b7
b6
b5
b4
b3
b2
b1
b0
—
ISEL
—
PSEL[4:0]
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b4 to b0
Pin Function Select
These bits select the peripheral function. For individual pin functions,
see Table 18.9.
R/W
b5
—
Reserved
This bit is read as 0. The write value should be 0.
R/W
b6
Interrupt Input Function Select
0: Not used as IRQn input pin
1: Used as IRQn input pin
PE2:IRQ0 (48-/32-pin)
R/W
b7
—
Reserved
This bit is read as 0. The write value should be 0.
R/W
Table 18.9
Register Settings for Input/Output Pin Function in 48-/32-pin
PSEL[4:0] Settings
Register/Pin
PE2PFS
PE2
00000b (Initial value)
Hi-Z
00111b
POE10#