R01UH0822EJ0100 Rev.1.00
Page 204 of 1041
Jul 31, 2019
RX13T Group
14. Interrupt Controller (ICUb)
14.2.5
Software Interrupt Generation Register (SWINTR)
Note 1. Only 1 can be written.
SWINT Bit (Software Interrupt Generation)
When 1 is written to the SWINT bit, the interrupt request register 027 (IR027) is set to 1.
If 1 is written to the SWINT bit when the DTC transfer request enable register 027 (DTCER027) is set to 0, an interrupt
to the CPU is generated.
If 1 is written to the SWINT bit when the DTC transfer request enable register 027 (DTCER027) is set to 1, a DTC
transfer request is issued.
Address(es): ICU.SWINTR 0008 72E0h
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
—
—
SWINT
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
Software Interrupt Generation
This bit is read as 0. Writing 1 issues a software interrupt request.
Writing 0 to this bit has no effect.
R/(W)
*
b7 to b1
—
Reserved
These bits are read as 0. The write value should be 0.
R/W