R01UH0822EJ0100 Rev.1.00
Page 1007 of 1041
Jul 31, 2019
RX13T Group
32. Electrical Characteristics
Note 1. t
Pcyc
: PCLK cycle
Table 32.29
Timing of On-Chip Peripheral Modules (2)
Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V, T
a
= –40 to +105°C, C = 30 pF
Item
Symbol
Min.
Max.
Unit*
Test
Conditions
Simple
SPI
SCK clock cycle output (master)
t
SPcyc
4
65536
t
Pcyc
SCK clock cycle input (slave)
6
—
SCK clock high pulse width
t
SPCKWH
0.4
0.6
t
SPcyc
SCK clock low pulse width
t
SPCKWL
0.4
0.6
SCK clock rise/fall time
t
SPCKr
, t
SPCKf
—
20
ns
Data input setup time (master)
VCC
=
4.0 V or
above
t
SU
40
—
ns
VCC
=
2.7 V or
above
65
—
Data input setup time (slave)
40
—
Data input hold time
t
H
40
—
SS input setup time
t
LEAD
3
—
t
SPcyc
SS input hold time
t
LAG
3
—
Data output delay time (master)
t
OD
—
40
ns
Data output delay time (slave)
VCC
=
4.0 V or
above
—
40
VCC
=
2.7 V or
above
—
65
Data output hold time
Master
t
OH
–10
—
Slave
–10
—
Data rise/fall time
t
Dr
, t
Df
—
20
SS input rise/fall time
t
SSLr
, t
SSLf
—
20
Slave access time
t
SA
—
6
t
Pcyc
Slave output release time
t
REL
—
6