CHAPTER 31 ELECTRICAL SPECIFICATIONS
Page 885 of 920
Note 1.
When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
Note 2.
Use it with V
DD
≥
V
b
.
Caution
Select the TTL input buffer for the SIp pin and the N-ch open drain output (V
DD
tolerance) mode for the SOp pin
and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V
IH
and
V
IL
, see the DC characteristics with TTL input buffer selected.
(Remarks are listed on the next page.)
(T
A
= -40 to +85
°
C, 1.8 V
≤
V
DD
≤
3.6 V, V
SS
= 0 V)
(3/3)
Parameter
Symbol
Conditions
HS (high-speed main)
mode
LS (low-speed main)
mode
Unit
MIN.
MAX.
MIN.
MAX.
SIp setup time
(to SCKp
↓
t
SIK1
2.7 V
≤
V
DD
< 3.6 V,
2.3 V
≤
Vb
≤
2.7 V,
Cb = 30 pF, Rb = 2.7 k
Ω
44
110
ns
1.8 V
≤
V
DD
< 3.3 V,
1.6 V
≤
Vb
≤
2.0 V
Cb = 30 pF, Rb = 5.5 k
Ω
110
110
ns
SIp hold time
(from SCKp
↓
t
KSI1
2.7 V
≤
V
DD
< 3.6 V,
2.3 V
≤
Vb
≤
2.7 V,
Cb = 30 pF, Rb = 2.7 k
Ω
19
19
ns
1.8 V
≤
V
DD
< 3.3 V,
1.6 V
≤
Vb
≤
2.0 V
Cb = 30 pF, Rb = 5.5 k
Ω
19
19
ns
Delay time from SCKp
↑
to SOp output
t
KSO1
2.7 V
≤
V
DD
< 3.6 V,
2.3 V
≤
Vb
≤
2.7 V,
Cb = 30 pF, Rb = 2.7 k
Ω
25
25
ns
1.8 V
≤
V
DD
< 3.3 V,
1.6 V
≤
Vb
≤
2.0 V
Cb = 30 pF, Rb = 5.5 k
Ω
25
25
ns
Содержание RL78/G1H
Страница 941: ...R01UH0575EJ0120 RL78 G1H...