R01UH0092EJ0110 Rev.1.10
Page 271 of 807
Jul 31, 2012
M16C/64C Group
17. Timer A
Table 17.7
Registers and Settings in Timer Mode
Register
Bit
Function and Setting
PCLKR
PCLK0
Select the count source.
CPSRF
CPSR
Write 1 to reset the clock prescaler.
PCLKSTP1
PCKSTP11
Set to 0 when using f1 or main clock.
PCKSTP17
Select the count source.
PWMFS
PWMFSi
Set to 0.
TACS0 to TACS2
7 to 0
Select the count source.
TAPOFS
POFSi
Select the output polarity when the MR0 bit in the TAiMR register
is 1 (pulse output).
TAOW
TAiOW
Set to 0.
TAi1
15 to 0
- (does not need to be set)
TABSR
TAiS
Set to 1 when starting counting.
Set to 0 when stopping counting.
ONSF
TAiOS
Set to 0.
TAZIE
Set to 0.
TA0TGH to TA0TGL Set to 00b.
TRGSR
TAiTGH to TAiTGL
Set to 00b.
UDF
TAiUD
Set to 0.
TAiP
Set to 0.
TAi
15 to 0
Set the counter value.
TAiMR
7 to 0
Refer to the TAiMR register below
i = 0 to 4
Note:
1.
This table does not describe a procedure.
Содержание M16C Series
Страница 846: ...M16C 64C Group R01UH0092EJ0110...