R01UH0136EJ0210 Rev.2.10
Page 283 of 800
Jul 31, 2012
M16C/64A Group
17. Timer A
Table 17.13
Registers and Settings in One-Shot Timer Mode
Register
Bit
Setting
PCLKR
PCLK0
Select the count source.
CPSRF
CPSR
Write 1 to reset the clock prescaler.
PWMFS
PWMFSi
Set to 0.
TACS0 to TACS2
7 to 0
Select the count source.
TAPOFS
POFSi
Select the output polarity when the MR0 bit in the TAiMR
register is 1 (pulse output).
TAOW
TAiOW
Set to 0.
TAi1
15 to 0
- (setting unnecessary)
TABSR
TAiS
Set to 1 when starting counting.
Set to 0 when stopping counting.
ONSF
TAiOS
Set to 1 when starting counting while the MR2 bit is 0.
TAZIE
Set to 0.
TA0TGH to TA0TGL Select a count trigger.
TRGSR
TAiTGH to TAiTGL
Select a count trigger.
UDF
TAiUD
Set to 0.
TAiP
Set to 0.
TAi
15 to 0
Set a high-level pulse width.
TAiMR
7 to 0
Refer to the TAiMR register below.
i = 0 to 4
Notes:
1.
This table does not describe a procedure.
2.
This applies when the POFSi bit in the TAPOFS register is 0.
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...