
CHAPTER 25 FLASH MEMORY
User’s Manual U19780EJ2V0UD
609
Table 25-11. Interrupt Response Time for Self Programming Library (Reference Values) (2/2)
(3) When high-speed system clock is used (static model of C compiler/assembler)
Interrupt Response Time (
μ
s (Max.))
RSTOP = 0, RSTS = 1
RSTOP = 1
Library Name
Entry RAM location
is outside short
direct addressing
range
Entry RAM location
is in short direct
addressing range
Entry RAM location
is outside short
direct addressing
range
Entry RAM location
is in short direct
addressing range
Block blank check library
136/f
CPU
+ 567
136/f
CPU
+ 246
136/f
CPU
+ 1708
136/f
CPU
+ 569
Block erase library
136/f
CPU
+ 780
136/f
CPU
+ 459
136/f
CPU
+ 1921
136/f
CPU
+ 782
Word write library
272/f
CPU
+ 763
272/f
CPU
+ 443
272/f
CPU
+ 1871
272/f
CPU
+ 767
Block verify library
136/f
CPU
+ 580
136/f
CPU
+ 259
136/f
CPU
+ 1721
136/f
CPU
+ 582
Set information library
72/f
CPU
+ 456
72/f
CPU
+ 200
72/f
CPU
+ 1598
72/f
CPU
+ 459
19/f
CPU
+ 767
19/f
CPU
+ 447
19/f
CPU
+ 767
19/f
CPU
+ 447
EEPROM write library
Note
268/f
CPU
+ 696
268/f
CPU
+ 376
268/f
CPU
+ 1838
268/f
CPU
+ 700
Note
The longer value of the EEPROM write library interrupt response time becomes the Max. value, depending
on the value of f
CPU
.
Remarks 1.
f
CPU
: CPU operation clock frequency
2.
RSTOP: Bit 0 of the internal oscillation mode register (RCM)
3.
RSTS: Bit 7 of the internal oscillation mode register (RCM)