
Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
454
00
10
11
01
01
11
10
00
PHA
PHB
IDX
PHA
PHB
IDX
Fig 21-2 Quadrature signal
21.2
Architecture
21.2.1
Q-Decoder Block Diagram
The block diagram of the Q-Decoder is show in Fig 21-3.
Quadrature Decoder
Interrupt
Control
+/-
Phase A
Phase B
Index
Reset
SCLK
32KHz
APB
PCLK
Compare
Dir
Index
D
eb
o
u
nc
e
V-Counter
Capture
V-Timer
V-Reload
Velocity Measurement Unit
Capture Event
vccap_int_en
P-Counter
Capture
P-Counter
R-Counter
V-Counter
eterr_int_en
V-Low Limit
V-Upper Limit
Compare
SYS_CLK: 2MHz
Fig 21-3 Q-Decoder block diagram
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03