Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
422
Fig 20-1 MCU I/F + LCM with GRAM
20.1.3.2
LCM without GRAM
Fig 20-2 shows the components of LCM without GRAM. In this application scenario, frame buffer is mandatory.
Ameba-D
LCM
Display Glass
Display Control
LCDC
Frame Buffer
(mandatory)
SPI Control
Fig 20-2 RGB I/F + LCM without GRAM
20.2
Architecture
20.2.1
Block Diagram
The block diagram of LCDC is show in Fig 20-3.
Data
Signal
SYS_CLK: 100MHz
AXI_CLK: 100MHz
APB_CLK: 100MHz
A
X
I M
as
te
r I
/F
Config Register
Timing
Generator
A
X
I S
la
ve
I/
F
DMA
MCU I/F IO RX
MCU I/F IO TX
Timing
INT/Status
In
te
rfa
ce
DMA
DMA FIFO
64*32bit
INTs
APB_CLK
AXI_CLK
RESET
LCD I/F
MCU/RGB
LED I/F
Control
IO TX FIFO
16B
SYS_CLK
AXI_CLK
WR / DCLK /
LED_CLK
RD / HSYNC /
LED_LAT
RS
CS / ENABLE /
LED_OE
TE / VSYNC
D0/
D0
D1/
D1
D2/
D2
D3/
D3
D6~D15
/
Line_Sel[9:0]
D4/
D4
D5/
D5
Fig 20-3 LCDC block diagram
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03