Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
382
SI
I2S_Rx
I2S_Tx
A
P
B
I/F
CLK Generator
I/O
S
yn
ch
ro
n
ou
s
TX_FIFO_0
16*32bit
I2SO_BCK_out/
I2SO_BCK_in
TX_FIFO_1
16*32bit
RX_FIFO_0
16*32bit
RX_FIFO_1
16*32bit
Tx
Rx
I2SO_WS_out/
I2SO_WS_in
I2SO_SDO
I2SI_BCK_out/
I2SI_BCK_in
I2SI_WS_out/
I2SI_WS_in
I2SI_SDI
APB to SI
APB_CLK
CLK 40MHZ
BCK
WS
CTRL Reg
256/128*fs
40M
SI_D
SI_ENB
SI_CK
MCLK
Data
Signal
Fig 18-2 ACC block diagram
18.3.2
Data Part
Memory <-> GDMA <-> SPORT
18.3.2.1
FIFO Layout
18.3.2.1.1
16-bit Sampling Resolution
16-bit stereo data and mono data without lr_swap/byte_swap are listed in Table 18-1 and Table 18-2.
Table 18-1 16-bit stereo data without lr_swap/byte_swap
Address Offset
[31:24]
[23:16]
[15:8]
[7:0]
0x0000
R
0
[15:8]
R
0
[7:0]
L
0
[15:8]
L
0
[7:0]
0x0004
R
1
[15:8]
R
1
[7:0]
L
1
[15:8]
L
1
[7:0]
0x0008
R
2
[15:8]
R
2
[7:0]
L
2
[15:8]
L
2
[7:0]
0x000C
R
3
[15:8]
R
3
[7:0]
L
3
[15:8]
L
3
[7:0]
0x0010
R
4
[15:8]
R
4
[7:0]
L
4
[15:8]
L
4
[7:0]
Table 18-2 16-bit mono data without lr_swap/byte_swap
Address Offset
[31:24]
[23:16]
[15:8]
[7:0]
0x0000
L
1
[15:8]
L
1
[7:0]
L
0
[15:8]
L
0
[7:0]
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03