Audio Codec (AC)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
331
CLK rate > 256 * fs
Main Clock Rate
MCLK = 40MHz
40MHz for 88.2/96kHz
20MHz for 44.1/48kHz
10MHz for 8/16/32kHz
SDM Clock Rate
20MHz for 88.2/96kHz
10MHz for 44.1/48kHz
5MHz for 8/16/32kHz
Anti-pop function to reduce audible pop
Pop reduction during power on/off/mute
FIR filters in DAC path
Linear-phase filter
MUX options in DAC and ADC paths
L/R mixing (L+R
L/R), mute (0
L/R)
L/R swap (L
L/R, R
L/R)
Karaoke mode mixing
ADC Path
Side-tone generator
DC remover (adjustable High Pass Filter)
5-band bi-quad audio EQ (24-bit EQ coefficients) for MIC frequency response compensation
ASRC (Asynchronous Sampling Rate Converter) is required if acting as a I2S/PCM slave device
Silence detection @ADC path
Gain Control in ADC Path
Gain Step: 0.375dB/step
Gain Range: -17.625 dB ~30dB
7-bit programmable gain
DAC Path
ASRC (Asynchronous Sampling Rate Converter) is required if acting as a I2S/PCM slave device
5-band bi-quad EQ for speaker frequency response compensation
DC remover (HPF), Dither
One full-band DRC (ALC)
Gain Control in DAC Path
Gain Step: 0.375dB/step
Gain Range: -64.5dB ~ 0dB
8-bit programmable gain
ASRC (Asynchronous Sampling Rate
Converter)
Auto tracking mode (default)
Programmable tracking mode
Digital MIC Interface
One DMIC interface
Boost
17.4
Specifications
17.4.1
DAC Path
The DAC path electrical characteristics are illustrated in Table 17-3.
Table 17-3 DAC path electrical characteristics
Item
Conditions
Minimum
Typical
Maximum
Unit
Over-sampling rate (
f
)
128
f
s
Resolution
16
Bits
Output Sample Rate, F
sample
8,16,32,44.1,48,88.2,96kHz
8
96
kHz
Signal to Noise Ratio
(SNR @cap-less mode)
f
in
=1kHz
B/W=20~20kHz
THD+N < 0.01%
0dBFS signal
Load=10kΩ
dB
AVCC=2.8V
95
Signal to Noise Ratio
(SNR @single-end mode)
f
in
=1kHz
B/W=20~20kHz
THD+N < 0.01%
0dBFS signal
Load=10kΩ
dB
AVCC=2.8V
90
Digital Gain
-65.625
0
dB
The document authorized to
SZ99iot
2019-05-15 10:08:03