UMTS/HSPA Module Series
UG95 Hardware Design
UG95_Hardware_Design Confidential / Released 38 / 72
UG95 provides one 1.8V UART interface. A level shifter should be used if your application is equipped
with a 3.3V UART interface. A level shifter TXS0108EPWR provided by
Texas Instruments
is
recommended. The following figure shows the reference design of the TXS0108EPWR.
VCCA
VCCB
OE
A1
A2
A3
A4
A5
A6
A7
A8
GND
B1
B2
B3
B4
B5
B6
B7
B8
VDD_EXT
RI
DCD
RTS
RXD
DTR
CTS
TXD
51K
51K
0.1uF
0.1uF
RI_3.3V
DCD_3.3V
RTS_3.3V
RXD_3.3V
DTR_3.3V
CTS_3.3V
TXD_3.3V
VDD_3.3V
TXS0108EPWR
10K
120K
Figure 20: Reference Circuit of Logic Level Translator
Please visit http://www.ti.com for more information.
Another example with transistor translation circuit is shown as below. The circuit of dotted line can refer to
the circuit of solid line. Please pay attention to direction of connection. Input dotted line of module should
refer to input solid line of the module. Output dotted line of module should refer to output solid line of the
module. The transistor translation circuit supports a maximum data rate of 0.5Mbps.
MCU/ARM
/TXD
/RXD
VDD_EXT
4.7K
VCC_MCU
4.7K
4.7K
VDD_EXT
TXD
RXD
RTS
CTS
DTR
RI
/RTS
/CTS
GND
GPIO
DCD
Module
GPIO
EINT
VDD_EXT
4.7K
GND
1nF
1nF
Figure 21: Reference Circuit with Transistor Circuit
Quectel
Confidential