![Phytec 1488.2 Скачать руководство пользователя страница 43](http://html1.mh-extra.com/html/phytec/1488-2/1488-2_hardware-manual_1554119043.webp)
PCM-065/phyCORE-i.MX8X System on Module
L-864e.A1
© PHYTEC America LLC, 2021
43
B66
X_ETH0_B-/RX0-/MAC_TXD0
ETH_I/O
Differential
-
Ethernet Data B
Negative
B67
X/RX0+/MAC_TXD1
ETH_I/O
Differential
-
Ethernet Data B
Positive
B64
X_ETH0_C-/MAC_TXEN
ETH_I/O
Differential
Ethernet Data C
Negative
B65
X/MAC_TXCLK
ETH_I/O
Differential
-
Ethernet Data C
Positive
B61
X_ETH0_D-/MAC_CLK
ETH_I/O
Differential
-
Ethernet Data D
Negative
B62
X/MAC_RXDV
ETH_I/O
Differential
-
Ethernet Data D
Positive
A67
X_ENET0_MDIO
I/O
3.3V
B32
ETH0 Management
Data IO
A68
X_ENET0_MDC
O
3.3V
D30
ETH0 Management
Data Clock
A69
X_ETH0_INT
I/O
3.3V
-
ETH0 Interrupt
B39
X_ESAI0_FSR/ENET1_RGMII_TXC
O
3.3V
B26
ENET1 RGMII
Transmit Clock
B48
X_ESAI0_TX4_RX1/ENET1_RGMII_TXD0
O
3.3V
B28
ENET1 RGMII
Transmit Data 0
B49
X_ESAI0_TX5_RX0/ENET1_RGMII_TXD1
O
3.3V
K22
ENET1 RGMII
Transmit Data 1
B38
X_ESAI0_FST/ENET1_RGMII_TXD2
O
3.3V
E23
ENET1 RGMII
Transmit Data 2
B41
X_ESAI0_SCKT/ENET1_RGMII_TXD3
O
3.3V
C25
ENET1 RGMII
Transmit Data 3
B42
X_ESAI0_SCKR/ENET1_RGMII_TX_CTL
O
3.3V
H22
ENET1 RGMII
Transmit Control
B43
X_ESAI0_TX0/ENET1_RGMII_RXC
I
3.3V
G23
ENET1 RGMII
Receive Clock
B51
X_SPDIF0_RX/ENET1_RGMII_RXD0
I
3.3V
F24
ENET1 RGMII
Receive Data 0
B47
X_ESAI0_TX3_RX2/ENET1_RGMII_RXD1
I
3.3V
D24
ENET1 RGMII
Receive Data 1
B46
X_ESAI0_TX2_RX3/ENET1_RGMII_RXD2
I
3.3V
C27
ENET1 RGMII
Receive Data 2
B44
X_ESAI0_TX1/ENET1_RGMII_RXD3
I
3.3V
E25
ENET1 RGMII
Receive Data 3
B52
X_SPDIF0_TX/ENET1_RGMII_RX_CTL
I
3.3V
J23
ENET1 RGMII
Receive Control
B53
X_SPDIF0_EXT_CLK/ENET1_REFCLK_12
5M_25M
I
3.3V
E27
ENET1 Output
Reference Clock
The on-board Ethernet PHY offers a number of default configuration options that include settings such as the
PHY address and RGMII clock skew. Options such as these can be set via external strapping resistors which
are described in the datasheet.
below lists the default Ethernet PHY strapping configuration, however
these settings can be changed via the register settings of the PHY if necessary.
Table 21. Ethernet PHY Default Strapping Configuration
Strapping Option
Default Setting