9397 750 XXXXX
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
User manual
Rev. 01 — 15 August 2005
203
Philips Semiconductors
UM10139
Volume 1
Chapter 14: USB Device Controller
14.7.5 USB Device Interrupt Set register (USBDevIntSet - 0xE009 000C)
Setting a particular bit to 1 in this register will set the corresponding bit in the Interrupt
Status register. Writing a 0 will not have any influence. The USBDevIntSet is a write only
register.
14.7.6 USB Device Interrupt Priority register (USBDevIntPri - 0xE009 002C)
By setting a particular bit to 1, the corresponding interrupt will be routed to the high priority
interrupt line. If the bit is 0 the interrupt will be routed to the low priority interrupt line. Only
one of the EP_FAST or FRAME can be routed to the high priority interrupt line. Setting
both bits at the same time is not allowed. If the software attempts to set both bits to 1,
none of them will be routed to the high priority interrupt line. All enabled endpoint
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
-
-
-
-
Bit
15
14
13
12
11
10
9
8
Symbol
-
-
-
-
-
-
EPR_INT
EP_RLZED
Bit
7
6
5
4
3
2
1
0
Symbol
TxENDPKT
Rx
ENDPKT
CDFULL
CCEMTY
DEV_STAT
EP_SLOW
EP_FAST
FRAME
Table 181: USB Device Interrupt Clear register (USBDevIntClr - address 0xE009 0008) bit description
Bit
Symbol
Value
Description
Reset value
31:0
See
USBDevIntClr
bit allocation
table above
0
No effect.
0
1
The corresponding bit in the Device Interrupt Status register
(
) is cleared.
Table 182: USB Device Interrupt Set register (USBDevIntSet - address 0xE009 000C) bit allocation
Reset value: 0x0000 0000
Bit
31
30
29
28
27
26
25
24
Symbol
-
-
-
-
-
-
-
-
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
-
-
-
-
Bit
15
14
13
12
11
10
9
8
Symbol
-
-
-
-
-
-
EPR_INT
EP_RLZED
Bit
7
6
5
4
3
2
1
0
Symbol
TxENDPKT
Rx
ENDPKT
CDFULL
CCEMTY
DEV_STAT
EP_SLOW
EP_FAST
FRAME
Table 183: USB Device Interrupt Set register (USBDevIntSet - address 0xE009 000C) bit description
Bit
Symbol
Value
Description
Reset value
31:0
See
USBDevIntSet
bit allocation
table above
0
No effect.
0
1
The corresponding bit in the Device Interrupt Status register
(
) is set.