20
02
N
o
v
2
2
1
3
NXP Semiconductors
Preli
m
inary specification
48 kHz IEC 60958 audio DAC
U
DA1352TS
MGS753
L3CLOCK
L3MODE
L3DATA
0
write
L3 wake-up pulse after power-up
device address
DOM bits
register address
data byte 1
data byte 2
1
0
Fig.5 Data write mode (for L3-bus version 2).
MBL565
L3CLOCK
L3MODE
L3DATA
0
read
valid/invalid
device address
prepare read
sent by the device
DOM bits
register address
device address
requesting
register address
data byte 1
data byte 2
1
1 1
0/1
1
Fig.6 Data read mode.