
Table 22. USB 1/2/3 PHY pin termination checklist (continued)
Signal Name
IO type
Used
Not Used
Completed
USB2_PWRFAULT
I
Indicates that a VBUS fault has
occurred. For example, if an external
hub is used, it can handle this signal.
The functionality of the
USB_PWRFAULT signal is determined
by Extended RCW PinMux Control
Register (SCFG_RCWPMUXCR0) in
bitfield IIC3_SDA.
The register
SCFG_USBPWRFAULT_SELCR[USB2
_SEL] can be used to select dedicated
USB2_PWRFAULT signal for controller
2 or select shared USB_PWRFAULT
signal.
Pull low through a 1kΩ resistor to
GND.
USB3_DRVVBUS
O
VBUS power enable. For example, if an
external hub is used, it can handle this
signal. The functionality of the
USB_DRVVBUS signal is determined
by Extended RCW PinMux Control
Register
(SCFG_RCWPMUXCR0) in
bitfield IIC4_SCL.
Do not connect.These pins can be
left floating.
USB3_PWRFAULT
I
Indicates that a VBUS fault has
occurred. For example, if an external
hub is used, it can handle this signal.
The functionality of the
USB_PWRFAULT signal is determined
by Extended RCW PinMux Control
Register (SCFG_RCWPMUXCR0) in
bitfield IIC4_SDA.
The register
SCFG_USBPWRFAULT_SELCR[USB3
_SEL] can be used to select dedicated
USB3_PWRFAULT signal for controller
3 or select shared USB_PWRFAULT
signal.
Pull low through a 1kΩ resistor to
GND.
NOTE
USB 3.0 PLLs can receive clock either from SYSCLK or DIFF_SYSCLK/
DIFF_SYSCLK_B. Ensure that the selected clock has 100 MHz frequency.
USB[1/2/3]_VBUS: The permissible voltage range is 0 - 5.25V.
USB[1/2/3]_ID: The permissible voltage range for input signal is 0 - 1.8V.
5.12.1 USB1 PHY connections
This section describes the hardware connections required for the USB PHY.
This figure shows the VBUS interface for the chip.
Interface recommendations
QorIQ LS1046A Design Checklist , Rev. 2, 06/2020
NXP Semiconductors
33