
Enhanced Serial Communication Interface (eSCI)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
31-51
•
Reception of a LIN 1.x wakeup character (0x80, 0x00 or oxC0)
•
Reception of a LIN 2.0 wakeup character (low pulse of 250 ms to 5 ms).
To detect LIN 2.0 wakeup characters, the baud rate must to be set to 32 kbaud down to 1.6 kbaud.
NOTE
If the eSCI module is transmitting a LIN frame and the application sets and
clears the LIN Finite State Machine Resync bit in the LIN Control Register
1 (eSCI_LCR1[LRES]) to abort the transmission, the LIN Wakeup Receive
Flag in the LIN StatusRegister may be set (LWAKE=1). To avoid this, if the
application has triggered LIN Protocol Engine Reset via the
eSCI_LCR1[LRES], it should wait for the duration of a frame and clear the
eSCI_IFSR2[LWAKE] flag before waiting for a wakeup.
NOTE
If the eSCI module is in LIN mode and is transmitting a LIN frame, and the
application sets and subsequently clears the LIN reset bit (LRES) in the LIN
Control register 1 (ESCI_LCR1), the next LIN frame transmission might
incorrectly signal the occurrence of bit errors (ESCI_IFSR1[BERR]) and
frame error (ESCI_IFSR1[FE]), and the transmitted frame might be
incorrect.
31.4.6.7
LIN Protocol Engine Reset
The LIN protocol engine is reset when the LRES bit in the eSCI LIN Control Register 1 (eSCI_LCR1) is
set to 1. In this case, the LIN protocol engine will no longer initiate new transmissions or receptions.
However, ongoing byte transmission or reception is not halted.
In order to start the LIN Protocol Engine with idle transmitter and receiver processes, the LRES bit should
be asserted for the duration of at least one bit.
31.4.7
Interrupts
This section describes the interrupt sources and interrupt request generation.
31.4.7.1
Interrupt Flags and Enables
All interrupt sources, interrupt flags, and interrupt enable bits are listed in
. This table indicates
the operational modes, where the interrupt flags can be set by the eSCI module.
Table 31-33. eSCI Interrupt Flags and Interrupt Enable Bits
Interrupt Source
Interrupt Flag
Interrupt Enable
Interrupt Enable Bit
Transmitter
SCI
eSCI_IFSR1[TDRE]
eSCI_CR1[TIE]
Transmitter
SCI, LIN
eSCI_IFSR1[TC]
eSCI_CR1[TCIE]
Receiver
SCI
eSCI_IFSR1[RDRF]
eSCI_CR1[RIE]
Receiver
SCI
eSCI_IFSR1[IDLE]
eSCI_CR1[ILIE]
Содержание PXN2020
Страница 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Страница 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Страница 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Страница 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Страница 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Страница 162: ...Clocks Reset and Power CRP PXN20 Microcontroller Reference Manual Rev 1 6 30 Freescale Semiconductor...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL PXN20 Microcontroller Reference Manual Rev 1 7 20 Freescale Semiconductor...
Страница 268: ...Boot Assist Module BAM PXN20 Microcontroller Reference Manual Rev 1 9 14 Freescale Semiconductor...
Страница 318: ...Interrupts and Interrupt Controller INTC PXN20 Microcontroller Reference Manual Rev 1 10 50 Freescale Semiconductor...
Страница 326: ...General Purpose Static RAM SRAM PXN20 Microcontroller Reference Manual Rev 1 11 8 Freescale Semiconductor...
Страница 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Страница 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Страница 460: ...Memory Protection Unit MPU PXN20 Microcontroller Reference Manual Rev 1 18 20 Freescale Semiconductor...
Страница 478: ...Error Correction Status Module ECSM PXN20 Microcontroller Reference Manual Rev 1 19 18 Freescale Semiconductor...
Страница 488: ...Software Watchdog Timer SWT PXN20 Microcontroller Reference Manual Rev 1 20 10 Freescale Semiconductor...
Страница 494: ...System Timer Module STM PXN20 Microcontroller Reference Manual Rev 1 21 6 Freescale Semiconductor...
Страница 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Страница 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Страница 926: ...Controller Area Network FlexCAN PXN20 Microcontroller Reference Manual Rev 1 29 42 Freescale Semiconductor...
Страница 990: ...Deserial Serial Peripheral Interface DSPI PXN20 Microcontroller Reference Manual Rev 1 30 64 Freescale Semiconductor...
Страница 1044: ...Enhanced Serial Communication Interface eSCI PXN20 Microcontroller Reference Manual Rev 1 31 54 Freescale Semiconductor...
Страница 1080: ...Cross Triggering Unit CTU PXN20 Microcontroller Reference Manual Rev 1 33 12 Freescale Semiconductor...
Страница 1134: ...Analog to Digital Converter ADC PXN20 Microcontroller Reference Manual Rev 1 34 54 Freescale Semiconductor...
Страница 1150: ...IEEE 1149 1 Test Access Port Controller JTAGC PXN20 Microcontroller Reference Manual Rev 1 35 16 Freescale Semiconductor...
Страница 1257: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 36 107...
Страница 1258: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 36 108 Freescale Semiconductor...
Страница 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...