Voltage Regulators and Power Supplies
MPC5606S Microcontroller Reference Manual, Rev. 7
Freescale Semiconductor
1231
Two LVD_DIGs are provided in the design. One LVD_DIG is placed in the high power domain and senses
the HPREG/LPREG output, indicating that the 1.2 V output is stable. The other LVD_DIG is placed in the
standby domain and senses the standby 1.2 V supply level, indicating that the 1.2 V output is stable. The
reference voltage used for all LVDs is generated by the low-power reference generator and is trimmed for
LVD_DIG, using the bits LP[4:7]. Therefore, during the pre-trimming period, LVD_DIG exhibits higher
thresholds whereas, after trimming, the thresholds come within the desired range. Power-down pins are
provided for LVDs. When LVDs are powered down, their outputs are pulled high.
POR is required to initialize the chip during the voltage supply rise time. POR works only on the rising
edge of the main supply voltage. To ensure that it functions during the following rising edge of the supply
voltage, it is reset by the output of the ULVDM block when the main supply goes below the lower voltage
threshold of ULVDM.
POR is asserted on startup when the Vdd supply is above the minimum value of V
PORUP
(refer to the
MPC5606S Microcontroller Data Sheet
for this value). It will be released only after the Vdd supply goes
above V
PORH
(refer to the
MPC5606S Microcontroller Data Sheet
for this value). Vdd above V
PORH
ensures that the power management module, including the internal LVD modules, are fully functional.
40.4.5
VREG digital interface
The voltage regulator digital interface provides the temporization delay at initial startup and at exit from
low-power modes. A signal indicating that the ultra low-power domain is powered is used at startup to
release reset to the temporization counter. At exit from low-power modes, the power-down for high power
regulator request signal is monitored by the digital interface and used to release reset to the temporization
counter. In both cases, on completion of the delay counter, an end-of-count signal is released; this is gated
with an other signal indicating that the main domain voltage is fine, in order to release the VREGOK
signal. This is used by MC_RGM to release the reset to the device. It manages other specific requirements,
including the transition between high power or low-power mode to ultra low-power mode, avoiding a
voltage drop below the permissible threshold limit of 1.08V.
The VREG digital interface also contains a control register to mask the 5 V LVD status from the voltage
regulator at startup.
Содержание MPC5602S
Страница 76: ...Overview MPC5606S Microcontroller Reference Manual Rev 7 74 Freescale Semiconductor...
Страница 82: ...Memory Map MPC5606S Microcontroller Reference Manual Rev 7 80 Freescale Semiconductor...
Страница 112: ...Signal Description MPC5606S Microcontroller Reference Manual Rev 7 110 Freescale Semiconductor...
Страница 166: ...Analog to Digital Converter ADC MPC5606S Microcontroller Reference Manual Rev 7 164 Freescale Semiconductor...
Страница 182: ...Boot Assist Module BAM MPC5606S Microcontroller Reference Manual Rev 7 180 Freescale Semiconductor...
Страница 234: ...Clock Description MPC5606S Microcontroller Reference Manual Rev 7 232 Freescale Semiconductor...
Страница 286: ...Crossbar Switch XBAR MPC5606S Microcontroller Reference Manual Rev 7 284 Freescale Semiconductor...
Страница 470: ...e200z0h Core MPC5606S Microcontroller Reference Manual Rev 7 468 Freescale Semiconductor...
Страница 524: ...Enhanced Direct Memory Access eDMA MPC5606S Microcontroller Reference Manual Rev 7 522 Freescale Semiconductor...
Страница 546: ...Error Correction Status Module ECSM MPC5606S Microcontroller Reference Manual Rev 7 544 Freescale Semiconductor...
Страница 669: ...Flash Memory MPC5606S Microcontroller Reference Manual Rev 7 Freescale Semiconductor 667...
Страница 670: ...Flash Memory MPC5606S Microcontroller Reference Manual Rev 7 668 Freescale Semiconductor...
Страница 716: ...FlexCAN MPC5606S Microcontroller Reference Manual Rev 7 714 Freescale Semiconductor...
Страница 882: ...LIN Controller LINFlex MPC5606S Microcontroller Reference Manual Rev 7 880 Freescale Semiconductor...
Страница 901: ...Memory Protection Unit MPU MPC5606S Microcontroller Reference Manual Rev 7 Freescale Semiconductor 899...
Страница 902: ...Memory Protection Unit MPU MPC5606S Microcontroller Reference Manual Rev 7 900 Freescale Semiconductor...
Страница 955: ...Mode Entry Module MC_ME MPC5606S Microcontroller Reference Manual Rev 7 Freescale Semiconductor 953...
Страница 956: ...Mode Entry Module MC_ME MPC5606S Microcontroller Reference Manual Rev 7 954 Freescale Semiconductor...
Страница 1072: ...Quad Serial Peripheral Interface QuadSPI MPC5606S Microcontroller Reference Manual Rev 7 1070 Freescale Semiconductor...
Страница 1096: ...Reset Generation Module MC_RGM MPC5606S Microcontroller Reference Manual Rev 7 1094 Freescale Semiconductor...
Страница 1106: ...Real Time Clock RTC API MPC5606S Microcontroller Reference Manual Rev 7 1104 Freescale Semiconductor...
Страница 1186: ...Stepper Stall Detect SSD MPC5606S Microcontroller Reference Manual Rev 7 1184 Freescale Semiconductor...
Страница 1213: ...System Integration Unit Lite SIUL MPC5606S Microcontroller Reference Manual Rev 7 Freescale Semiconductor 1211...
Страница 1214: ...System Integration Unit Lite SIUL MPC5606S Microcontroller Reference Manual Rev 7 1212 Freescale Semiconductor...
Страница 1238: ...Voltage Regulators and Power Supplies MPC5606S Microcontroller Reference Manual Rev 7 1236 Freescale Semiconductor...
Страница 1252: ...Wakeup Unit WKPU MPC5606S Microcontroller Reference Manual Rev 7 1250 Freescale Semiconductor...
Страница 1258: ...Registers Under Protection MPC5606S Microcontroller Reference Manual Rev 7 1256 Freescale Semiconductor...
Страница 1323: ...Register Map MPC5606S Microcontroller Reference Manual Rev 7 Freescale Semiconductor 1321...
Страница 1324: ...Register Map MPC5606S Microcontroller Reference Manual Rev 7 1322 Freescale Semiconductor...