MPC555
/
MPC556
SYSTEM CONFIGURATION AND PROTECTION
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
6-37
6.13.5.3 SGPIO Control Register (SGPIOCR)
Table 6-22 SGPIODT2 Bit Descriptions
Bit(s)
Name
Description
0:7
SGPIOC[0:7]
SIU general-purpose I/O Group C[0:7]. This 8-bit register controls the data of the general-
purpose I/O pins SGPIOC[0:7]. The direction of SGPIOC[0:7] is controlled by 8 dedicated
direction control signals SDDRC[0:7] in the SGPIO control register. Each pin in this group
can be configured separately as general-purpose input or output.
NOTE
: Bit 0 controls SGPIOC0, bit 1 controls SGPIOC1, etc.
8:15
SGPIOA[8:15]
SIU general-purpose I/O Group A[8:15]. This 8-bit register controls the data of the general-
purpose I/O pins SGPIOA[8:15]. The GDDR3 bit in the SGPIO control register configures
these pins as a group as general-purpose input or output.
16:23
SGPIOA
[16:23]
SIU general-purpose I/O Group A[16:23]. This 8-bit register controls the data of the gener-
al-purpose I/O pins SGPIOA[16:23]. The GDDR4 bit in the SGPIO control register config-
ures these pins as a group as general-purpose input or output.
24:31
SGPIOA
[24:31]
SIU general-purpose I/O Group A[24:31]. This 8-bit register controls the data of the gener-
al-purpose I/O pins SGPIOA[24:31]. The GDDR5 bit in the SGPIO control register config-
ures these pins as a group as general-purpose input or output.
SGPIOCR
— SGPIO Control Register
0x2F C02C
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
SDDRC[0:7]
RESERVED
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
LSB
31
GDDR
0
GDDR
1
GDDR
2
GDDR
3
GDDR
4
GDDR
5
RESERVED
SDDRD[24:31]
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 6-23 SGPIOCR Bit Descriptions
Bit(s)
Name
Description
0:7
SDDRC[0:7]
SGPIO data direction for SGPIOC[0:7]. Each SDDR bit zero to seven controls the direction
of the corresponding SGPIOC pin zero to seven
8:15
—
Reserved
16
GDDR0
Group data direction for SGPIOD[0:7]
17
GDDR1
Group data direction for SGPIOD[8:15]
18
GDDR2
Group data direction for SGPIOD[16:23]
19
GDDR3
Group data direction for SGPIOA[8:15]
20
GDDR4
Group data direction for SGPIOA[16:23]
21
GDDR5
Group data direction for SGPIOA[24:31]
22:23
—
Reserved
24:31
SDDRD
[24:31]
SGPIO data direction for SGPIOD[24:31]. Each SDDRD bit 24:31 controls the direction of
the corresponding SGPIOD pin [24:31].
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..