
Physical Layer Interface Controller (PLIC)
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
13-24
Freescale Semiconductor
13.5.12 GCI Monitor Channel Receive Registers (P0GMR–P3GMR)
All bits in these registers are read only and are initialized to 0x00FF on hardware or software reset.
P
n
GMR are 16-bit registers containing the received monitor channel bits for each of the four receive ports
on the MCF5272.
A byte of monitor channel data received on a certain port is put into an associated register using the format
shown in
. A maskable interrupt is generated when a byte is written into any of these four
registers.
15
11
10
9
8
7
0
Field
—
EOM
AB
MC
M
Reset
0000_0000_1111_1111
R/W
Read Only
Addr
MBAR + 0x360 (P0GMR); 0x362 (P1GMR); 0x364 (P2GMR); 0x366 (P3GMR)
Figure 13-24. GCI Monitor Channel Receive Registers (P0GMR–P3GMR)
Table 13-7. P0GMR–P3GMR Field Descriptions
Bits
Name
Description
15–11
—
Reserved, should be cleared.
10
EOM
End of message.
0 Default at reset.
1 Indicates to the CPU that an end-of-message condition has been recognized on the E bit. EOM is
automatically cleared when the P
n
GMR register has been read by the CPU.
9
AB
Abort.
0 Default at reset.
1 Indicates that the GCI controller has recognized an abort condition and is acknowledging the abort.
It is automatically cleared by the CPU when the P
n
GMR register has been read.
8
MC
Monitor change.
0 Default at reset.
1 Indicates to the CPU that the monitor channel data byte written to the respective P
n
GMR register
has changed and that the data is available for processing. Automatically cleared by the CPU when
the P
n
GMR register has been read. Clearing this bit by reading this register also clears the
aperiodic GMR interrupt.
7–0
M
Monitor channel data byte.
Содержание MCF5272 ColdFire
Страница 2: ......
Страница 38: ...MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 xxxviii Freescale Semiconductor...
Страница 60: ...MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 lx Freescale Semiconductor...
Страница 118: ...Local Memory MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 4 16 Freescale Semiconductor...
Страница 160: ...Debug Support MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 5 42 Freescale Semiconductor...
Страница 258: ...Ethernet Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 11 40 Freescale Semiconductor...
Страница 296: ...Universal Serial Bus USB MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 12 38 Freescale Semiconductor...
Страница 360: ...Timer Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 15 6 Freescale Semiconductor...
Страница 406: ...General Purpose I O Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 17 12 Freescale Semiconductor...
Страница 474: ...Bus Operation MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 20 26 Freescale Semiconductor...
Страница 528: ...List of Memory Maps MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 A 12 Freescale Semiconductor...
Страница 540: ...Index MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 Index 10 Freescale Semiconductor...
Страница 543: ...blank...