
Physical Layer Interface Controller (PLIC)
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
13-16
Freescale Semiconductor
13.5.2
B2 Data Receive Registers (P0B2RR–P3B2RR)
All bits in these registers are read only and are set on hardware or software reset.
The P
n
B2RR registers contain the last four frames of data received on channel B2
.
(P0B2RR is the B2
channel data for port 0, P1B2RR is B2 for port 1, and so on.) The data are packed from LSB to MSB.
These registers are aligned on long-word boundaries from MBAR + 0x310 for P0B2RR to
MBAR + 0x31C for P3B2RR. See
Section 13.2.3, “GCI/IDL B- and D-Channel Bit Alignment
,” for the
frame and bit alignment within the 32-bit word.
shows the B2 receive data registers.
13.5.3
D Data Receive Registers (P0DRR–P3DRR)
All bits in these registers are read-only and are set on hardware or software reset.
The P
n
DRR registers contain the last four frames of D-channel receive data packed from the least
significant bit, (lsb), to the most significant bit, (msb), for each of the four physical ports on the MCF5272.
P0DRR is the D-channel byte for port 0, P1DRR the D channel for port 1, and so on.
Each of the four byte-addressable registers, P0DRR-P3DRR
,
are packed to form one 32-bit register,
P
n
DRR, located at MBAR + 0x320. P0DRR is located in the MSB of the P
n
DRR register, P3DRR is
located in the LSB of the P
n
DRR register.
31
24
23
16
Field
Frame 0
Frame 1
Reset
1111_1111
1111_1111
R/W
Read Only
15
8
7
0
Field
Frame 2
Frame 3
Reset
1111_1111
1111_1111
R/W
Read Only
Addr
MBAR + 0x310 (P0B2RR); 0x314 (P1B2RR); 0x318 (P2B2RR); 0x31C (P3B2RR)
Figure 13-14. B2 Receive Data Registers P0B2RR – P3B2RR
31
24
23
16
Field
P0DRR
P1DRR
Reset
1111_1111
1111_1111
R/W
Read Only
15
8
7
0
Field
P2DRR
P3DRR
Reset
1111_1111
1111_1111
R/W
Read Only
Addr
MBAR + 0x320 (P0DRR); 0x321 (P1DRR); 0x322 (P2DRR); 0x323 (P3DRR)
Figure 13-15. D Receive Data Registers P0DRR–P3DRR
Содержание MCF5272 ColdFire
Страница 2: ......
Страница 38: ...MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 xxxviii Freescale Semiconductor...
Страница 60: ...MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 lx Freescale Semiconductor...
Страница 118: ...Local Memory MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 4 16 Freescale Semiconductor...
Страница 160: ...Debug Support MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 5 42 Freescale Semiconductor...
Страница 258: ...Ethernet Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 11 40 Freescale Semiconductor...
Страница 296: ...Universal Serial Bus USB MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 12 38 Freescale Semiconductor...
Страница 360: ...Timer Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 15 6 Freescale Semiconductor...
Страница 406: ...General Purpose I O Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 17 12 Freescale Semiconductor...
Страница 474: ...Bus Operation MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 20 26 Freescale Semiconductor...
Страница 528: ...List of Memory Maps MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 A 12 Freescale Semiconductor...
Страница 540: ...Index MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 Index 10 Freescale Semiconductor...
Страница 543: ...blank...