UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
9 of 515
2.1 How to read this chapter
The memory mapping is identical for all LPC84x parts. Different LPC84x parts support
different flash and SRAM memory sizes.
2.2 General description
The LPC84x incorporates several distinct memory regions.
map of the entire address space from the user program viewpoint following reset.
The APB peripheral area is 512 KB in size and is divided to allow for up to 32 peripherals.
Each peripheral is allocated 16 KB of space simplifying the address decoding.
The registers incorporated into the ARM Cortex-M0+ core, such as NVIC, SysTick, and
sleep mode control, are located on the private peripheral bus.
The GPIO port and pin interrupt/pattern match registers are accessed by the ARM
Cortex-M0+ single-cycle I/O enabled port (IOP).
UM11029
Chapter 2: LPC84x memory mapping
Rev. 1.0 — 16 June 2017
User manual