UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
10 of 515
NXP Semiconductors
UM11029
Chapter 2: LPC84x memory mapping
2.2.1 Memory mapping
2.2.2 Micro Trace Buffer (MTB)
The LPC84x supports the ARM Cortex-M0+ Micro Trace Buffer. See
Fig 2.
LPC84x Memory mapping
aaa-027479
(reserved)
MTB registers
DMA controller
SCTimer / PWM
AHB perpherals
CRC engine
0x5001 4000
0x5001 0000
0x5000 C000
0x5000 8000
0x5000 4000
0x5000 0000
(reserved)
private peripheral bus
(reserved)
GPIO interrupts
Memory space
GPIO
(reserved)
(reserved)
(reserved)
(reserved)
(reserved)
active interrupt vectors
Boot ROM
RAM1
RAM0
AHB
peripherals
APB
peripherals
Flash memory
(up to 64 MB)
0xFFFF FFFF
0xE010 0000
0xE000 0000
0xA008 0000
0xA004 0000
0xA000 0000
0x5001 4000
0x5000 0000
0x4008 0000
0x4000 0000
0x1000 4000
0x1000 2000
0x1000 0000
0x0F00 4000
0x0F00 0000
0x0001 0000
0x0000 0000
0x0000 00C0
0x0000 0000
(reserved)
UART4
UART3
UART2
APB perpherals
UART1
UART0
(reserved)
SPI1
SPI0
I2C1
I2C0
(reserved)
Syscon
IOCON
Flash controller
(reserved)
CTIMER 0
I2C3
I2C2
Input Multiplexing
(reserved)
Analog Comparator
PMU
ADC
DAC1
DAC0
(reserved)
Switch Matrix
Wake-up Timer
Multi-Rate Timer
Watchdog timer
31-30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x4007 FFFF
0x4007 8000
0x4007 4000
0x4007 0000
0x4006 C000
0x4006 8000
0x4006 4000
0x4006 0000
0x4005 C000
0x4005 8000
0x4005 4000
0x4005 0000
0x4004 C000
0x4004 8000
0x4004 4000
0x4004 0000
0x4003 C000
0x4003 8000
0x4003 4000
0x4003 0000
0x4002 C000
0x4002 8000
0x4002 4000
0x4002 0000
0x4001 C000
0x4001 8000
0x4001 4000
0x4001 0000
0x4000 C000
0x4000 8000
0x4000 4000
0x4000 0000