UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
325 of 515
NXP Semiconductors
UM11029
Chapter 18: LPC84x SPI0/1
18.7.2.3 Transfer_delay
The Transfer_delay value controls the minimum amount of time that SSEL is de-asserted
between transfers, because the EOT bit = 1. When Transfer_delay = 0, SSEL may be
de-asserted for a minimum of one SPI clock time. Transfer_delay is illustrated by the
examples in
.
Fig 32. Transfer_delay
Transfer delay : Transfer _delay = 1, Pre_delay = 0, Post_delay = 0
SCK (CPOL = 1)
Transfer _delay
SCK (CPOL = 0)
MSB
LSB
MSB
LSB
MISO
MOSI
SSEL
Transfer delay : Transfer _delay = 1, Pre_delay = 0, Post_delay = 0
MSB
LSB
MSB
LSB
MISO
MOSI
SSEL
SCK (CPOL = 0)
SCK (CPOL = 1)
MSB
MSB
LSB
LSB
First data frame
Second data frame
First data frame
LSB
MSB
LSB
Second data frame
Transfer _delay
MSB