UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
217 of 515
NXP Semiconductors
UM11029
Chapter 13: LPC84x Pin interrupts/pattern match engine
for the detect logic block.
Fig 16. Pattern match engine connections
PMSCR bits SCRn
n
n
IN0
IN7
PMSCR bits SCRn + 1
IN0
IN7
DETECT
LOGIC
PINTSEL0
PINTSEL7
NVIC pin interrupt n
endpoint
configured?
PMCFG bit n = 1
(PROD_ENDPTS)
DETECT
LOGIC
NVIC pin interrupt n+1
endpoint
configured?
PMCFG bit n+1 = 1
(PROD_ENDPTS,
tied HIGH for slice 7)
from slice
n -1
(tied HIGH for slice 0)
slice n
slice n+1
to slice
n+2
to IN0
slice n - 1
to IN7
slice n - 1
to IN0
slice n + 2
to IN7
slice n + 2
All GPIO pins
All GPIO pins
SYSCON