DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
223 of 313
NXP Semiconductors
UM10601
Chapter 17: LPC800 SPI0/1
17.7.2.3 Transfer_delay
The Transfer_delay value controls the minimum amount of time that SSEL is deasserted
between transfers, because the EOT bit = 1. When Transfer_delay = 0, SSEL may be
deasserted for a minimum of one SPI clock time. Transfer_delay is illustrated by the
examples in
.
Fig 31. Transfer_delay
)UDPHGHOD\ &3+$ )UDPH BGHOD\ 3UHBGHOD\ 3RVWBGHOD\
0RGH&32/ 6&.
)UDPHBGHOD\
0RGH&32/ 6&.
06%
/6%
06%
/6%
0,62
026,
66(/
06%
06%
6HFRQGGDWDIUDPH
/6%
/6%
)UDPHGHOD\ &3+$ )UDPH BGHOD\ 3UHBGHOD\ 3RVWBGHOD\
06%
/6%
06%
/6%
0,62
026,
66(/
0RGH&32/ 6&.
0RGH&32/ 6&.
)UDPHBGHOD\
06%
06%
6HFRQGGDWDIUDPH
)LUVWGDWDIUDPH
)LUVWGDWDIUDPH
/6%
/6%