DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
209 of 313
NXP Semiconductors
UM10601
Chapter 17: LPC800 SPI0/1
17.5 General description
17.6 Register description
The Reset Value reflects the data stored in used bits only. It does not include reserved bits
content.
(1) Includes CPOL, CPHA, LSBF, FLEN, master, enable, transfer_delay, frame_delay, pre_delay, post_delay, SOT, EOT, EOF,
RXIgnore, individual interrupt enables.
Fig 27. SPI block diagram
0,62
026,
66(/
6&.
3D
GL
QWH
UI
DF
H
5[6KLIW5HJLVWHU
6WDWH0DFKLQH
7[6KLIW5HJLVWHU
6WDWH0DFKLQH
63,QB7;'$7
63,QB5;'$7
*HQHUDOFRQWUROV
IRUPDWFRQILJXUDWLRQV
66(/ILHOG
632/
5[66(/66$66'
66(/SLQ
OHYHOV
5[5G\5[2Y
&ORFNGLYLGHU
LQWHUQDO
FORFNV
'LY9DO
,QWHUUXSW
FRQWURO
7[
LQWHUUXSWV
5[
LQWHUUXSWV
63,LQWHUUXSW
63,B3&/.
Table 188. Register overview: SPI (base address 0x4005 8000 (SPI0) and 0x4008 C000
(SPI1))
Name
Access
Offset
Description
Reset
value
Reference
CFG
R/W
0x000
SPI Configuration register
0
DLY
R/W
0x004
SPI Delay register
0
STAT
R/W 0x008
SPI
Status.
Some status flags can be
cleared by writing a 1 to that bit
position
0x0102