DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
139 of 313
11.1 How to read this chapter
The MRT is available on all LPC800 parts.
11.2 Features
•
24-bit interrupt timer
•
Four channels independently counting down from individually set values
•
Repeat and one-shot interrupt modes
11.3 Basic configuration
Configure the MRT using the following registers:
•
In the SYSAHBCLKCTRL register, set bit 10 (
) to enable the clock to the
register interface.
•
Clear the MRT reset using the PRESETCTRL register (
).
•
The global MRT interrupt is connected to interrupt #10 in the NVIC.
11.4 Pin description
The MRT has no configurable pins.
11.5 General description
The Multi-Rate Timer (MRT) provides a repetitive interrupt timer with four channels. Each
channel can be programmed with an independent time interval.
Each channel operates independently from the other channels in one of the following
modes:
•
Repeat interrupt mode. See
•
.
The modes for each timer are set in the timer’s control register. See
UM10601
Chapter 11: LPC800 Multi-Rate Timer (MRT)
Rev. 1.0 — 7 November 2012
Preliminary user manual