UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
172 of 464
NXP Semiconductors
UM10850
Chapter 13: LPC5410x SCTimer/PWM (SCT0)
Table 209. Register overview: State Configurable Timer SCT/PWM (base address 0x5000 4000)
Name
Access
Offset
Description
Reset value
Reference
CONFIG
R/W
0x000
SCT configuration register
0x0000 7E00
CTRL
R/W
0x004
SCT control register
0x0004 0004
CTRL_L
R/W
0x004
SCT control register low counter 16-bit
0x0004 0004
CTRL_H
R/W
0x006
SCT control register high counter 16-bit
0x0004 0004
LIMIT
R/W
0x008
SCT limit event select register
0x0000 0000
LIMIT_L
R/W
0x008
SCT limit event select register low counter 16-bit
0x0000 0000
LIMIT_H
R/W
0x00A
SCT limit event select register high counter 16-bit
0x0000 0000
HALT
R/W
0x00C
SCT halt event select register
0x0000 0000
HALT_L
R/W
0x00C
SCT halt event select register low counter 16-bit
0x0000 0000
HALT_H
R/W
0x00E
SCT halt event select register high counter 16-bit
0x0000 0000
STOP
R/W
0x010
SCT stop event select register
0x0000 0000
STOP_L
R/W
0x010
SCT stop event select register low counter 16-bit
0x0000 0000
STOP_H
R/W
0x012
SCT stop event select register high counter 16-bit
0x0000 0000
START
R/W
0x014
SCT start event select register
0x0000 0000
START_L
R/W
0x014
SCT start event select register low counter 16-bit
0x0000 0000
START_H
R/W
0x016
SCT start event select register high counter 16-bit
0x0000 0000
COUNT
R/W
0x040
SCT counter register
0x0000 0000
COUNT_L
R/W
0x040
SCT counter register low counter 16-bit
0x0000 0000
COUNT_H
R/W
0x042
SCT counter register high counter 16-bit
0x0000 0000
STATE
R/W
0x044
SCT state register
0x0000 0000
STATE_L
R/W
0x044
SCT state register low counter 16-bit
0x0000 0000
STATE_H
R/W
0x046
SCT state register high counter 16-bit
0x0000 0000
INPUT
RO
0x048
SCT input register
0x0000 0000
REGMODE
R/W
0x04C
SCT match/capture mode register
0x0000 0000
REGMODE_L
R/W
0x04C
SCT match/capture mode register low counter 16-bit 0x0000 0000
REGMODE_H
R/W
0x04E
SCT match/capture registers mode register high
counter 16-bit
0x0000 0000
OUTPUT
R/W
0x050
SCT output register
0x0000 0000
OUTPUTDIRCTRL
R/W
0x054
SCT output counter direction control register
0x0000 0000
RES
R/W
0x058
SCT conflict resolution register
0x0000 0000
DMAREQ0
R/W
0x05C
SCT DMA request 0 register
0x0000 0000
DMAREQ1
R/W
0x060
SCT DMA request 1 register
0x0000 0000
EVEN
R/W
0x0F0
SCT event interrupt enable register
0x0000 0000
EVFLAG
R/W
0x0F4
SCT event flag register
0x0000 0000
CONEN
R/W
0x0F8
SCT conflict interrupt enable register
0x0000 0000
CONFLAG
R/W
0x0FC
SCT conflict flag register
0x0000 0000
MATCH0 to
MATCH12
R/W
0x100 to
0x130
SCT match value register of match channels 0 to
12; REGMODE0 to REGMODE12 = 0
0x0000 0000
MATCH0_L to
MATCH12_L
R/W
0x100 to
0x130
SCT match value register of match channels 0 to
12; low counter 16-bit; REGMODE0_L to
REGMODE12_L = 0
0x0000 0000